Design of a high-speed, reconfigurable digital rank order filter
A new architecture to realize a modular, high speed, reconfigurable, digital Rank Order Filter (ROF) is presented in this paper. A bit-level algorithm by Kar and Pradhan has been modified in this work to implement the proposed ROF. Using the proposed digital rank selection circuit it is possible to...
Main Authors: | Toscano, George John, Saha, Pran Kanai, Alam, A. H. M. Zahirul |
---|---|
Format: | Article |
Language: | English |
Published: |
IIUM Press
2009
|
Subjects: | |
Online Access: | http://irep.iium.edu.my/4496/ http://irep.iium.edu.my/4496/ http://irep.iium.edu.my/4496/1/Design_of_a_high-speed%2C_reconfigurable_digital_rank_order_filter.pdf |
Similar Items
-
Design and analysis of a first-order sigma-delta analog-to-digital converter for MEMS resistive sensor
by: Ma, Li Ya, et al.
Published: (2010) -
Design of multi-valued quaternary based analog-to-digital converter
by: Alam, A. H. M. Zahirul, et al.
Published: (2009) -
A comprehensive analysis of improving QoS and IMM traffic of high speed wireless campus network
by: Jameel Shehu, Yalli, et al.
Published: (2014) -
A low-cost first-order sigma-delta converter design and analysis
by: Ya, Ma Li, et al.
Published: (2011) -
Intelligent web proxy cache replacement algorithm based on adaptive weight ranking policy via dynamic aging
by: Olanrewaju, Rashidah Funke, et al.
Published: (2016)