Design of a multiple valued logic analog to digital converter using 0.13μm CMOS process
The interconnect and increasing chip density is still poses major threats to the continued development of large scale binary integrated systems and implementation in VLSI using traditional binary logic system. The design and simulation of a Multiple Valued Logic (MVL) Analog-to-Digital Converter (...
Main Authors: | Farhana, Soheli, Alam, A. H. M. Zahirul, Khan, Sheroz |
---|---|
Format: | Article |
Language: | English |
Published: |
Academic Information Press
2012
|
Subjects: | |
Online Access: | http://irep.iium.edu.my/24248/ http://irep.iium.edu.my/24248/ http://irep.iium.edu.my/24248/1/Journal_SSDR.pdf |
Similar Items
-
Design of 0.13um CMOS multi-valued analog to digital converter
by: Farhana, Soheli, et al.
Published: (2012) -
0.35μm SPDT RF CMOS switch for wireless communication application
by: Bambang Soeroso, Iksannurazmi, et al.
Published: (2013) -
Development of a 2-digit multi valued analog-to-digital converter
by: Farhana, Soheli, et al.
Published: (2012) -
Design of a 2-bit multi valued analog-to-digital converter
by: Farhana, Soheli, et al.
Published: (2011) -
Design of a current comparator for quaternary multi valued analog to digital converter
by: Farhana, Soheli, et al.
Published: (2011)