An Experimental Study Of Combinational Logic Circuit Minimization Using Firefly Algorithm
Combinatorial logic circuit minimization is usualy done using Karnaugh’s Map or Bolean equation. This paper presents an aplication of Firefly Algorithm to design combinational logic circuit in which the objective function is to minimize the total number of gates used. Then, the algorithm is benchmar...
Main Authors: | Aznilnda, Zainodin, Aida Khairunisa, Ab. Kadir, M. Nasir, Ayob, Ahmad Fariz, Hasan, Amar Faiz, Zainal Abidin, Fazlinashatul Suhaidah, Zahid, Hazriq Izuan, Jafar, Ismail, Mohd Khairuddin |
---|---|
Format: | Article |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://umpir.ump.edu.my/id/eprint/7831/ http://umpir.ump.edu.my/id/eprint/7831/1/An_Experimental_Study_Of_Combinational_Logic_Circuit_Minimization_Using_Firefly_Algorithm.pdf |
Similar Items
-
Photovoltaic characterizations of nanocomposited MEH-PPV: TiO₂ organic solar cell / Fazlinashatul Suhaidah Zahid
by: Zahid, Fazlinashatul Suhaidah
Published: (2014) -
The firefly encyclopedia of astronomy
Published: (2004) -
Firefly combinatorial testing strategy
by: Alsewari, Abdulrahman A., et al.
Published: (2019) -
Fireflies and other UAV?́?s (unmanned aerial vehicles)
by: Wagner, William, 1909- -
MC/DC Implications for Software Testing from (Combinational)
Logic Design
by: Kamal Z., Zamli, et al.
Published: (2013)