Design of a 5GHz phase-locked loop
Noise or jitter performance is a major concern in the design of phase-locked loop (PLL). Linearity and speed issues are of relevance when receiving data at gigahertz speed. The main function of a PLL circuit is to generate stable higher frequencies (GHz) output from a lower input frequency signal. P...
Main Authors: | Mohamad Ashari, Zainab, Nordin, Anis Nurashikin, Ibrahimy, Muhammad Ibn |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2011
|
Subjects: | |
Online Access: | http://irep.iium.edu.my/15122/ http://irep.iium.edu.my/15122/ http://irep.iium.edu.my/15122/1/06088316.pdf |
Similar Items
-
Design and implementation of a 1GHz CMOS resonator utilizing surface acoustic wave
by: Nordin, Anis Nurashikin, et al.
Published: (2006) -
5.5-10.5 GHz IR-UWB Pulse Generator for
Narrowband Interference Mitigation
by: Ahmed R., Mohammed, et al.
Published: (2012) -
CMOS 2.45 GHz RF power amplifier for RFID reader
by: Uddin, Md. Jasim, et al.
Published: (2009) -
Temperature control circuit for surface acoustic wave (SAW) resonators
by: Ashari, Zainab, et al.
Published: (2011) -
Measurements and modeling of temperature compensated surface acoustic wave resonators
by: Mohamad Ashari, Zainab, et al.
Published: (2010)